March 19, 2020
A flexible and still evolving range of 5G standards requires methodologies that can handle massive test.
February 28, 2020
A new technical article discusses Renesas' addition of SLEC to its SystemC and RTL flows and the improvements it achieved in time and coverage..
February 24, 2020
Mentor will have a very broad presence at DVCon across technologies such as HLS, formal verification, simulation and emulation.
February 19, 2020
Six papers, a dedicated automotive sessions and demos including the use of the Nucleus for RISC-V are among highlights in Mentor's Embedded World agenda.
February 12, 2020
Mythic will use the Mentor tools for its analog-targeted intelligence processing units.
January 29, 2020
Deadlock is hard to detect even though there are formal strategies for doing so. But wouldn't it be better if you could automate that work? Now you can.
January 28, 2020
By analyzing topology during the schematic design phase, you can detect latch-up issues before post-layout ERCs and avoid late stage revisions.
January 7, 2020
Partnership combines Siemens PAVE 360 digital twin with ARM IP, including dedicated automotive offerings, to speed and streamline design toward Level 5.
December 18, 2019
Case study describes how RF/AMS specialist used Calibre RealTime Digital within its flow for a high-end DSP SoC.
December 17, 2019
A new CDC methodology uses automation and data hooks to improve a notoriously lengthy and tricky task - verifying synchronizers.