Companies partner for embeddable ReRAM
SureCore and Intrinsic have teamed up to provide a way to implement resistive random-access memory as an SoC-embeddable technology.
SureCore and Intrinsic have teamed up to provide a way to implement resistive random-access memory as an SoC-embeddable technology.
Accellera has published for public review version 0.1 of a standard designed to help pass clock-domain crossing information between EDA tools.
Imperas Software has worked with AI specialist Tenstorrent to create and distribute a model of the Ascalon processor core.
This year’s IEDM features a number of papers that seek to drive down the size and boost the performance of image sensors.
The IEEE Symposium on VLSI Technology & Circuits switches back to Honolulu for its 44th year in the summer of next year and has issued its call for papers, with a deadline of early February for contributions.
Chiplet-based 3DIC designs present new challenges for flows that integrate tasks from design exploration to physical verification.
Accellera ’s board of directors has approved the version 2.1 of the Portable Test and Stimulus Standard.
From tutorials to technical papers to special ‘diamond’ sessions, Tessent features large at ITC 2023.
Tessent RTL Pro allows wrapper cells and x-bounding logic to be inserted earlier in designs.
MachineWare has expanded its portfolio of high-speed instruction-set simulators to the Arm Cortex-A and -M architectures.