Tech Design Forum Briefing


Briefing Authors

Paul Dempsey

Paul Dempsey Paul Dempsey has been a technology journalist for 20 years. His work has also appeared in EETimes, Red Herring and specialist journals published by the Financial Times.

Luke Collins

Luke Collins Luke Collins is a freelance technology journalist with 22 years’ experience. He is a former Editor-in-Chief of Electronics Times in the UK, and co-founded the IP9x series of conferences.

Chris Edwards

Chris Edwards Chris Edwards has spent two decades covering electronics and EDA. He is a former Editor-in-Chief of Electronic Engineering Times UK and electronics editor of the IET's Engineering & Technology.
February 21, 2014

DVCon sets up in Europe

Verification conference DVCon is expanding into Europe with a two-day conference and show at the Hilton in Munich, Germany.

Tags: ,  |  Comments Off on DVCon sets up in Europe
February 7, 2014

Synopsys claims latest Design Compiler shrinks existing netlist area, leakage up to 10%

Uses improved logic optimisations and a new approach to meeting timing.

Tags: , , , ,  |  Comments Off on Synopsys claims latest Design Compiler shrinks existing netlist area, leakage up to 10%
February 6, 2014

Cadence to buy Forte and build out HLS offering

EDA giant cites high-level synthesis’ move into the mainstream as driven by IP integration challenges in striking deal for the HLS market leader.

Tags: , , ,  |  Comments Off on Cadence to buy Forte and build out HLS offering
January 22, 2014

Capacity may force uptick in chip prices, says analyst

Chip pricing could see a significant uptick because of reduced investment in fab capacity, according to Future Horizons.

Tags:  |  1 Comment
January 15, 2014

Power analyzer pulls in scope functions for energy-saving designs

Yokogawa has pulled together power meter and oscilloscope functions into a hybrid instrument for teams working to increasingly stringent energy-usage regulations.

Tags: , ,  |  Comments Off on Power analyzer pulls in scope functions for energy-saving designs
January 14, 2014

Cadence updates Incisive with formal, CRV, wreal additions

Cadence’s Incisive 13.2 verification environment includes new formal and constraints engines, X propagation checks, and further real-number model support.

Tags: , , , , ,  |  Comments Off on Cadence updates Incisive with formal, CRV, wreal additions
January 13, 2014

Inside Secure to offer IP for mobile hardware vaults

Inside Secure has developed a set of certification-ready hardware IP modules that can be used stand-alone or in conjunction with ARM’s TrustZone

Tags: , ,  |  Comments Off on Inside Secure to offer IP for mobile hardware vaults
December 16, 2013

Synopsys puts physical IP prototypes into developers’ hands

Synopsys launches HAPS-DX, an FPGA-based IP and subsystem prototyping system, with an optimized toolchain and interoperability with HAPS-70 systems.

Tags: , , ,  |  Comments Off on Synopsys puts physical IP prototypes into developers’ hands
December 16, 2013

TSMC hints at glass interposer for mobile SoCs

Glass may be the high frequency interposer option given silicon concerns about power and noise. TSMC adds another pathfinder to its 3D arsenal.

Tags: , , , ,  |  Comments Off on TSMC hints at glass interposer for mobile SoCs
December 16, 2013

Qualcomm’s take on preserving Moore’s Law economics

Industry-wide innovation is required to make scaling cost-effective at 7nm, says Qualcomm’s VP of Technology. Time for a fat, cholesterol and MSG-free diet.

Tags: , , , , , , , , , , , , ,  |  Comments Off on Qualcomm’s take on preserving Moore’s Law economics
Previous Blog Posts
Next Blog Posts